summaryrefslogtreecommitdiff
path: root/arch/arm/mach-tegra/tegra2_clocks.c
diff options
context:
space:
mode:
authormchourasia <mchourasia@nvidia.com>2011-06-22 12:56:15 +0530
committerVarun Colbert <vcolbert@nvidia.com>2011-07-13 16:45:41 -0700
commit50edca71f31cd194a7734298dd9314cd6b8c2a79 (patch)
tree45e2ab7e5c1fed3780d803ec129070c4713c92c2 /arch/arm/mach-tegra/tegra2_clocks.c
parenta169b1a92dc1ed4c824569e9dc70267cb1e2eb52 (diff)
tegra: clocks: Remove shared clocks from sku_limits
"avp.sclk" and "bsea.sclk" are shared clocks and should be removed from sku_limits table as shared clocks are registered later and not available at the time of putting rate limits. Change-Id: Idc85d37a06e764e03f08e31582dbd16c77ae4b16 Reviewed-on: http://git-master/r/38271 Reviewed-by: Varun Colbert <vcolbert@nvidia.com> Tested-by: Varun Colbert <vcolbert@nvidia.com>
Diffstat (limited to 'arch/arm/mach-tegra/tegra2_clocks.c')
-rw-r--r--arch/arm/mach-tegra/tegra2_clocks.c4
1 files changed, 0 insertions, 4 deletions
diff --git a/arch/arm/mach-tegra/tegra2_clocks.c b/arch/arm/mach-tegra/tegra2_clocks.c
index 546a96426f2d..fe1c55e3e813 100644
--- a/arch/arm/mach-tegra/tegra2_clocks.c
+++ b/arch/arm/mach-tegra/tegra2_clocks.c
@@ -2292,8 +2292,6 @@ static struct tegra_sku_rate_limit sku_limits[] =
RATE_LIMIT("sclk", 240000000, 0x04, 0x7, 0x08, 0x0F, 0x10),
RATE_LIMIT("hclk", 240000000, 0x04, 0x7, 0x08, 0x0F, 0x10),
- RATE_LIMIT("avp.sclk", 240000000, 0x04, 0x7, 0x08, 0x0F, 0x10),
- RATE_LIMIT("bsea.sclk", 240000000, 0x04, 0x7, 0x08, 0x0F, 0x10),
RATE_LIMIT("vde", 240000000, 0x04, 0x7, 0x08, 0x0F, 0x10),
RATE_LIMIT("3d", 300000000, 0x04, 0x7, 0x08, 0x0F, 0x10),
@@ -2303,8 +2301,6 @@ static struct tegra_sku_rate_limit sku_limits[] =
RATE_LIMIT("virt_sclk", 300000000, 0x14, 0x17, 0x18, 0x1B, 0x1C),
RATE_LIMIT("hclk", 300000000, 0x14, 0x17, 0x18, 0x1B, 0x1C),
RATE_LIMIT("pclk", 150000000, 0x14, 0x17, 0x18, 0x1B, 0x1C),
- RATE_LIMIT("avp.sclk", 300000000, 0x14, 0x17, 0x18, 0x1B, 0x1C),
- RATE_LIMIT("bsea.sclk", 300000000, 0x14, 0x17, 0x18, 0x1B, 0x1C),
RATE_LIMIT("vde", 300000000, 0x14, 0x17, 0x18, 0x1B, 0x1C),
RATE_LIMIT("3d", 400000000, 0x14, 0x17, 0x18, 0x1B, 0x1C),
};