diff options
Diffstat (limited to 'drivers/mxc/gpu-viv/hal/kernel/arch/gc_hal_kernel_hardware.h')
-rw-r--r-- | drivers/mxc/gpu-viv/hal/kernel/arch/gc_hal_kernel_hardware.h | 324 |
1 files changed, 324 insertions, 0 deletions
diff --git a/drivers/mxc/gpu-viv/hal/kernel/arch/gc_hal_kernel_hardware.h b/drivers/mxc/gpu-viv/hal/kernel/arch/gc_hal_kernel_hardware.h new file mode 100644 index 000000000000..30da15a0997c --- /dev/null +++ b/drivers/mxc/gpu-viv/hal/kernel/arch/gc_hal_kernel_hardware.h @@ -0,0 +1,324 @@ +/**************************************************************************** +* +* The MIT License (MIT) +* +* Copyright (c) 2014 - 2020 Vivante Corporation +* +* Permission is hereby granted, free of charge, to any person obtaining a +* copy of this software and associated documentation files (the "Software"), +* to deal in the Software without restriction, including without limitation +* the rights to use, copy, modify, merge, publish, distribute, sublicense, +* and/or sell copies of the Software, and to permit persons to whom the +* Software is furnished to do so, subject to the following conditions: +* +* The above copyright notice and this permission notice shall be included in +* all copies or substantial portions of the Software. +* +* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR +* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, +* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE +* AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER +* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING +* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER +* DEALINGS IN THE SOFTWARE. +* +***************************************************************************** +* +* The GPL License (GPL) +* +* Copyright (C) 2014 - 2020 Vivante Corporation +* +* This program is free software; you can redistribute it and/or +* modify it under the terms of the GNU General Public License +* as published by the Free Software Foundation; either version 2 +* of the License, or (at your option) any later version. +* +* This program is distributed in the hope that it will be useful, +* but WITHOUT ANY WARRANTY; without even the implied warranty of +* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the +* GNU General Public License for more details. +* +* You should have received a copy of the GNU General Public License +* along with this program; if not, write to the Free Software Foundation, +* Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. +* +***************************************************************************** +* +* Note: This software is released under dual MIT and GPL licenses. A +* recipient may use this file under the terms of either the MIT license or +* GPL License. If you wish to use only one license not the other, you can +* indicate your decision by deleting one of the above license notices in your +* version of this file. +* +*****************************************************************************/ + + +#ifndef __gc_hal_kernel_hardware_h_ +#define __gc_hal_kernel_hardware_h_ + +#include "gc_hal_kernel_hardware_func.h" + +#if gcdENABLE_VG +#include "gc_hal_kernel_hardware_vg.h" +#endif + +#ifdef __cplusplus +extern "C" { +#endif + +#define EVENT_ID_INVALIDATE_PIPE 29 + +typedef enum { + gcvHARDWARE_FUNCTION_MMU, + gcvHARDWARE_FUNCTION_FLUSH, + + gcvHARDWARE_FUNCTION_NUM, +} +gceHARDWARE_FUNCTION; + +typedef struct _gckASYNC_FE * gckASYNC_FE; +typedef struct _gckWLFE * gckWLFE; +typedef struct _gckMCFE * gckMCFE; + +typedef struct _gcsSTATETIMER +{ + gctUINT64 start; + gctUINT64 recent; + + /* Elapse of each power state. */ + gctUINT64 elapse[4]; +} +gcsSTATETIMER; + +typedef struct _gcsHARDWARE_SIGNATURE +{ + /* Chip model. */ + gceCHIPMODEL chipModel; + + /* Revision value.*/ + gctUINT32 chipRevision; + + /* Supported feature fields. */ + gctUINT32 chipFeatures; + + /* Supported minor feature fields. */ + gctUINT32 chipMinorFeatures; + + /* Supported minor feature 1 fields. */ + gctUINT32 chipMinorFeatures1; + + /* Supported minor feature 2 fields. */ + gctUINT32 chipMinorFeatures2; +} +gcsHARDWARE_SIGNATURE; + +typedef struct _gcsMMU_TABLE_ARRAY_ENTRY +{ + gctUINT32 low; + gctUINT32 high; +} +gcsMMU_TABLE_ARRAY_ENTRY; + +typedef struct _gcsHARDWARE_PAGETABLE_ARRAY +{ + /* Number of entries in page table array. */ + gctUINT num; + + /* Video memory node. */ + gckVIDMEM_NODE videoMem; + + /* Size in bytes of array. */ + gctSIZE_T size; + + /* Physical address of array. */ + gctPHYS_ADDR_T address; + + /* Logical address of array. */ + gctPOINTER logical; +} +gcsHARDWARE_PAGETABLE_ARRAY; + +/* gckHARDWARE object. */ +struct _gckHARDWARE +{ + /* Object. */ + gcsOBJECT object; + + /* Pointer to gctKERNEL object. */ + gckKERNEL kernel; + + /* Pointer to gctOS object. */ + gckOS os; + + /* Core */ + gceCORE core; + + /* Type */ + gceHARDWARE_TYPE type; + + /* Chip characteristics. */ + gcsHAL_QUERY_CHIP_IDENTITY identity; + gcsHAL_QUERY_CHIP_OPTIONS options; + gctUINT32 powerBaseAddress; + gctBOOL extraEventStates; + + /* Big endian */ + gctBOOL bigEndian; + + /* Base address. */ + gctUINT32 baseAddress; + + /* FE modules. */ + gckWLFE wlFE; + gckASYNC_FE asyncFE; + gckMCFE mcFE; + + /* Chip status */ + gctPOINTER powerMutex; + gceCHIPPOWERSTATE chipPowerState; + gctBOOL clockState; + gctBOOL powerState; + gctPOINTER globalSemaphore; + gctBOOL isLastPowerGlobal; + + /* Wait Link FE only. */ + gctUINT32 lastWaitLink; + gctUINT32 lastEnd; + + gctUINT32 mmuVersion; + + gceCHIPPOWERSTATE nextPowerState; + gctPOINTER powerStateTimer; + +#if gcdENABLE_FSCALE_VAL_ADJUST + gctUINT32 powerOnFscaleVal; +#endif + gctPOINTER pageTableDirty[gcvENGINE_GPU_ENGINE_COUNT]; + +#if gcdLINK_QUEUE_SIZE + struct _gckQUEUE linkQueue; +#endif + gctBOOL stallFEPrefetch; + + gctUINT32 minFscaleValue; + gctUINT waitCount; + + gctUINT32 mcClk; + gctUINT32 shClk; + + gctPOINTER pendingEvent; + + gcsFUNCTION_EXECUTION_PTR functions; + + gcsSTATETIMER powerStateCounter; + gctUINT32 executeCount; + gctUINT32 lastExecuteAddress; + + /* Head for hardware list in gckMMU. */ + gcsLISTHEAD mmuHead; + + /* Internal SRAMs info. */ + gckVIDMEM sRAMVidMem[gcvSRAM_INTER_COUNT]; + gctPHYS_ADDR sRAMPhysical[gcvSRAM_INTER_COUNT]; + + gctPOINTER featureDatabase; + gctBOOL hasL2Cache; + + /* MCFE channel bindings, temporary. */ + gceMCFE_CHANNEL_TYPE mcfeChannels[64]; + gctUINT32 mcfeChannelCount; + + gcsHARDWARE_SIGNATURE signature; + + gctUINT32 maxOutstandingReads; + + gcsHARDWARE_PAGETABLE_ARRAY pagetableArray; + + gctUINT64 contextID; +}; + +gceSTATUS +gckHARDWARE_GetBaseAddress( + IN gckHARDWARE Hardware, + OUT gctUINT32_PTR BaseAddress + ); + +gceSTATUS +gckHARDWARE_NeedBaseAddress( + IN gckHARDWARE Hardware, + IN gctUINT32 State, + OUT gctBOOL_PTR NeedBase + ); + +gceSTATUS +gckHARDWARE_GetFrameInfo( + IN gckHARDWARE Hardware, + OUT gcsHAL_FRAME_INFO * FrameInfo + ); + +gceSTATUS +gckHARDWARE_DumpGpuProfile( + IN gckHARDWARE Hardware + ); + +gceSTATUS +gckHARDWARE_HandleFault( + IN gckHARDWARE Hardware + ); + +gceSTATUS +gckHARDWARE_ExecuteFunctions( + IN gcsFUNCTION_EXECUTION_PTR Execution + ); + +gceSTATUS +gckHARDWARE_DummyDraw( + IN gckHARDWARE Hardware, + IN gctPOINTER Logical, + IN gctUINT32 Address, + IN gceDUMMY_DRAW_TYPE DummyDrawType, + IN OUT gctUINT32 * Bytes + ); + +gceSTATUS +gckHARDWARE_EnterQueryClock( + IN gckHARDWARE Hardware, + OUT gctUINT64 *McStart, + OUT gctUINT64 *ShStart + ); + +gceSTATUS +gckHARDWARE_ExitQueryClock( + IN gckHARDWARE Hardware, + IN gctUINT64 McStart, + IN gctUINT64 ShStart, + OUT gctUINT32 *McClk, + OUT gctUINT32 *ShClk + ); + +gceSTATUS +gckHARDWARE_QueryFrequency( + IN gckHARDWARE Hardware + ); + +gceSTATUS +gckHARDWARE_SetClock( + IN gckHARDWARE Hardware, + IN gctUINT32 Core, + IN gctUINT32 MCScale, + IN gctUINT32 SHScale + ); + +#define gcmkWRITE_MEMORY(logical, data) \ + do { \ + gcmkVERIFY_OK(gckOS_WriteMemory(os, logical, data)); \ + logical++; \ + }\ + while (0) ; \ + +#ifdef __cplusplus +} +#endif + +#endif /* __gc_hal_kernel_hardware_h_ */ + |