summaryrefslogtreecommitdiff
path: root/arch/arm/mach-tegra/reset.c
blob: 755321f43529b6fa26d24a656d9ee2b8acd3e6d2 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
/*
 * arch/arm/mach-tegra/reset.c
 *
 * Copyright (C) 2011-2014, NVIDIA Corporation. All rights reserved.
 *
 * This software is licensed under the terms of the GNU General Public
 * License version 2, as published by the Free Software Foundation, and
 * may be copied, distributed, and modified under those terms.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 */

#include <linux/init.h>
#include <linux/io.h>
#include <linux/cpumask.h>
#include <linux/bitops.h>
#include <linux/tegra-soc.h>
#include <linux/tegra-fuse.h>

#include <asm/cacheflush.h>
#include <asm/psci.h>

#include "iomap.h"
#include "irammap.h"
#include "reset.h"
#include "sleep.h"
#include "pm.h"
#include "common.h"

#define TEGRA_IRAM_RESET_BASE (TEGRA_IRAM_BASE + \
				TEGRA_IRAM_RESET_HANDLER_OFFSET)

static bool is_enabled;

static void tegra_cpu_reset_handler_enable(void)
{
	void __iomem *iram_base = IO_ADDRESS(TEGRA_IRAM_BASE);
	void __iomem *evp_cpu_reset =
		IO_ADDRESS(TEGRA_EXCEPTION_VECTORS_BASE + 0x100);
	void __iomem *sb_ctrl = IO_ADDRESS(TEGRA_SB_BASE);
	unsigned long reg;
#ifdef CONFIG_DENVER_CPU
	extern void *__aarch64_tramp;
#endif

	BUG_ON(is_enabled);
	BUG_ON(tegra_cpu_reset_handler_size > TEGRA_RESET_HANDLER_SIZE);

	memcpy(iram_base, (void *)__tegra_cpu_reset_handler_start,
		tegra_cpu_reset_handler_size);

#if defined(CONFIG_ARM_PSCI)
	if (psci_ops.cpu_on) {
		psci_ops.cpu_on(0, TEGRA_RESET_HANDLER_BASE +
			tegra_cpu_reset_handler_offset);
	} else {
#endif

#ifdef CONFIG_DENVER_CPU
		writel(virt_to_phys(&__aarch64_tramp), evp_cpu_reset);
#else
		/* NOTE: This must be the one and only write to the EVP CPU
		 * reset vector in the entire system. */
		writel(TEGRA_RESET_HANDLER_BASE +
			tegra_cpu_reset_handler_offset, evp_cpu_reset);
#endif

		wmb();
		reg = readl(evp_cpu_reset);

		/*
		 * Prevent further modifications to the physical reset vector.
		 *  NOTE: Has no effect on chips prior to Tegra30.
		 */
		if (tegra_get_chip_id() != TEGRA_CHIPID_TEGRA2) {
			reg = readl(sb_ctrl);
			reg |= 2;
			writel(reg, sb_ctrl);
			wmb();
		}
#if defined(CONFIG_ARM_PSCI)
	}
#endif

	is_enabled = true;
}

#ifdef CONFIG_PM_SLEEP
void tegra_cpu_reset_handler_save(void)
{
	unsigned int i;
	BUG_ON(!is_enabled);
	for (i = 0; i < TEGRA_RESET_DATA_SIZE; i++)
		__tegra_cpu_reset_handler_data[i] =
			tegra_cpu_reset_handler_ptr[i];
	is_enabled = false;
}

void tegra_cpu_reset_handler_restore(void)
{
	unsigned int i;
	BUG_ON(is_enabled);
	tegra_cpu_reset_handler_enable();
	for (i = 0; i < TEGRA_RESET_DATA_SIZE; i++)
		tegra_cpu_reset_handler_ptr[i] =
			__tegra_cpu_reset_handler_data[i];
	is_enabled = true;
}
#endif

static int __init tegra_cpu_reset_handler_init(void)
{
#ifdef CONFIG_SMP
	__tegra_cpu_reset_handler_data[TEGRA_RESET_MASK_PRESENT] =
		*((ulong *)cpu_present_mask);
	__tegra_cpu_reset_handler_data[TEGRA_RESET_STARTUP_SECONDARY] =
		virt_to_phys((void *)tegra_secondary_startup);
#endif

#ifdef CONFIG_PM_SLEEP
	__tegra_cpu_reset_handler_data[TEGRA_RESET_STARTUP_LP1] =
		TEGRA_IRAM_CODE_AREA;
	__tegra_cpu_reset_handler_data[TEGRA_RESET_STARTUP_LP2] =
		virt_to_phys((void *)tegra_resume);
#endif

#ifdef CONFIG_ARM64
	flush_icache_range(
	(unsigned long)&__tegra_cpu_reset_handler_data[0],
	(unsigned long)&__tegra_cpu_reset_handler_data[TEGRA_RESET_DATA_SIZE]);
#else
	/* Push all of reset handler data out to the L3 memory system. */
	__cpuc_coherent_kern_range(
	(unsigned long)&__tegra_cpu_reset_handler_data[0],
	(unsigned long)&__tegra_cpu_reset_handler_data[TEGRA_RESET_DATA_SIZE]);

	outer_clean_range(__pa(&__tegra_cpu_reset_handler_data[0]),
		__pa(&__tegra_cpu_reset_handler_data[TEGRA_RESET_DATA_SIZE]));
#endif

	if (!tegra_cpu_is_dsim()) /* Can't write IRAM on DSIM/MTS (yet) */
		tegra_cpu_reset_handler_enable();

	__tegra_cpu_reset_handler_data[TEGRA_RESET_SECURE_FW_PRESENT] =
		tegra_cpu_is_secure();

	return 0;
}
early_initcall(tegra_cpu_reset_handler_init);