diff options
author | Stefan Agner <stefan.agner@toradex.com> | 2018-02-19 16:41:49 +0100 |
---|---|---|
committer | Max Krummenacher <max.krummenacher@toradex.com> | 2018-10-11 19:40:18 +0200 |
commit | c9c49f504f2ad34cb387a3cd3a0d7c1e5ca207fc (patch) | |
tree | 6d356988b64125814597cc1b95ca53f43a885fd5 /arch | |
parent | 3a9892ab51e496feca9819747ba8298e45371749 (diff) |
apalis-imx8qm: mux clock enable pin in clock driver
Make sure that the clock enable pin is assigned to the GPIO
clock driver.
Signed-off-by: Stefan Agner <stefan.agner@toradex.com>
(cherry picked from commit 5d3e6620b685fe06d69479623f52264361ad26e0)
(cherry picked from commit 47a9e5ec149776762a863a180b431960e5236315)
Diffstat (limited to 'arch')
-rw-r--r-- | arch/arm64/boot/dts/freescale/fsl-imx8qm-apalis.dts | 9 |
1 files changed, 8 insertions, 1 deletions
diff --git a/arch/arm64/boot/dts/freescale/fsl-imx8qm-apalis.dts b/arch/arm64/boot/dts/freescale/fsl-imx8qm-apalis.dts index 160f4f97629e..10e9063be16c 100644 --- a/arch/arm64/boot/dts/freescale/fsl-imx8qm-apalis.dts +++ b/arch/arm64/boot/dts/freescale/fsl-imx8qm-apalis.dts @@ -44,6 +44,8 @@ pcie_sata_refclk_gate: ref-clock { compatible = "gpio-gate-clock"; + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_pcie_sata_refclk>; #clock-cells = <0>; clocks = <&pcie_sata_refclk>; enable-gpios = <&gpio4 27 GPIO_ACTIVE_HIGH>; @@ -327,9 +329,14 @@ >; }; - pinctrl_pciea: pcieagrp{ + pinctrl_pcie_sata_refclk: pciesatarefclkgrp { fsl,pins = < SC_P_PCIE_CTRL0_CLKREQ_B_LSIO_GPIO4_IO27 0x00000021 + >; + }; + + pinctrl_pciea: pcieagrp{ + fsl,pins = < SC_P_PCIE_CTRL0_WAKE_B_LSIO_GPIO4_IO28 0x00000021 SC_P_PCIE_CTRL0_PERST_B_LSIO_GPIO4_IO29 0x00000021 SC_P_MLB_SIG_LSIO_GPIO3_IO26 0x00000021 |