/* * Device Tree Source for the RZ/A1H RSK board * * Copyright (C) 2016 Renesas Electronics * * This file is licensed under the terms of the GNU General Public License * version 2. This program is licensed "as is" without any warranty of any * kind, whether express or implied. */ /dts-v1/; #include "r7s72100.dtsi" #include #include / { model = "RSKRZA1"; compatible = "renesas,rskrza1", "renesas,r7s72100"; aliases { serial0 = &scif2; }; chosen { bootargs = "ignore_loglevel"; stdout-path = "serial0:115200n8"; }; memory@8000000 { device_type = "memory"; reg = <0x08000000 0x02000000>; }; lbsc { #address-cells = <1>; #size-cells = <1>; }; leds { status = "okay"; compatible = "gpio-leds"; led0 { gpios = <&port7 1 GPIO_ACTIVE_LOW>; }; }; }; &extal_clk { clock-frequency = <13330000>; }; &usb_x1_clk { clock-frequency = <48000000>; }; &rtc_x1_clk { clock-frequency = <32768>; }; &pinctrl { /* Serial Console */ scif2_pins: serial2 { pinmux = , /* TxD2 */ ; /* RxD2 */ }; /* Ethernet */ ether_pins: ether { /* Ethernet on Ports 1,2,3,5 */ pinmux = , /* ET_COL */ , /* ET_MDC */ , /* ET_MDIO */ , /* ET_RXCLK */ , /* ET_RXER */ , /* ET_RXDV */ , /* ET_TXCLK */ , /* ET_TXER */ , /* ET_TXEN */ , /* ET_CRS */ , /* ET_TXD0 */ , /* ET_TXD1 */ , /* ET_TXD2 */ , /* ET_TXD3 */ , /* ET_RXD0 */ , /* ET_RXD1 */ , /* ET_RXD2 */ ; /* ET_RXD3 */ }; /* SDHI ch1 on CN1 */ sdhi1_pins: sdhi1 { pinmux = , /* SD_CD_1 */ , /* SD_WP_1 */ , /* SD_D1_1 */ , /* SD_D0_1 */ , /* SD_CLK_1 */ , /* SD_CMD_1 */ , /* SD_D3_1 */ ; /* SD_D2_1 */ }; }; &mtu2 { status = "okay"; }; ðer { pinctrl-names = "default"; pinctrl-0 = <ðer_pins>; status = "okay"; renesas,no-ether-link; phy-handle = <&phy0>; phy0: ethernet-phy@0 { reg = <0>; }; }; &sdhi1 { pinctrl-names = "default"; pinctrl-0 = <&sdhi1_pins>; bus-width = <4>; status = "okay"; }; &ostm0 { status = "okay"; }; &ostm1 { status = "okay"; }; &rtc { status = "okay"; }; &scif2 { pinctrl-names = "default"; pinctrl-0 = <&scif2_pins>; status = "okay"; };