/* * Device Tree Source for AMCC Canyonlands (460EX) * * Copyright 2008 DENX Software Engineering, Stefan Roese * * This file is licensed under the terms of the GNU General Public * License version 2. This program is licensed "as is" without * any warranty of any kind, whether express or implied. */ / { #address-cells = <2>; #size-cells = <1>; model = "amcc,canyonlands"; compatible = "amcc,canyonlands"; dcr-parent = <&/cpus/cpu@0>; aliases { ethernet0 = &EMAC0; ethernet1 = &EMAC1; serial0 = &UART0; serial1 = &UART1; }; cpus { #address-cells = <1>; #size-cells = <0>; cpu@0 { device_type = "cpu"; model = "PowerPC,460EX"; reg = <0>; clock-frequency = <0>; /* Filled in by U-Boot */ timebase-frequency = <0>; /* Filled in by U-Boot */ i-cache-line-size = <20>; d-cache-line-size = <20>; i-cache-size = <8000>; d-cache-size = <8000>; dcr-controller; dcr-access-method = "native"; }; }; memory { device_type = "memory"; reg = <0 0 0>; /* Filled in by U-Boot */ }; UIC0: interrupt-controller0 { compatible = "ibm,uic-460ex","ibm,uic"; interrupt-controller; cell-index = <0>; dcr-reg = <0c0 009>; #address-cells = <0>; #size-cells = <0>; #interrupt-cells = <2>; }; UIC1: interrupt-controller1 { compatible = "ibm,uic-460ex","ibm,uic"; interrupt-controller; cell-index = <1>; dcr-reg = <0d0 009>; #address-cells = <0>; #size-cells = <0>; #interrupt-cells = <2>; interrupts = <1e 4 1f 4>; /* cascade */ interrupt-parent = <&UIC0>; }; UIC2: interrupt-controller2 { compatible = "ibm,uic-460ex","ibm,uic"; interrupt-controller; cell-index = <2>; dcr-reg = <0e0 009>; #address-cells = <0>; #size-cells = <0>; #interrupt-cells = <2>; interrupts = ; /* cascade */ interrupt-parent = <&UIC0>; }; UIC3: interrupt-controller3 { compatible = "ibm,uic-460ex","ibm,uic"; interrupt-controller; cell-index = <3>; dcr-reg = <0f0 009>; #address-cells = <0>; #size-cells = <0>; #interrupt-cells = <2>; interrupts = <10 4 11 4>; /* cascade */ interrupt-parent = <&UIC0>; }; SDR0: sdr { compatible = "ibm,sdr-460ex"; dcr-reg = <00e 002>; }; CPR0: cpr { compatible = "ibm,cpr-460ex"; dcr-reg = <00c 002>; }; plb { compatible = "ibm,plb-460ex", "ibm,plb4"; #address-cells = <2>; #size-cells = <1>; ranges; clock-frequency = <0>; /* Filled in by U-Boot */ SDRAM0: sdram { compatible = "ibm,sdram-460ex", "ibm,sdram-405gp"; dcr-reg = <010 2>; }; MAL0: mcmal { compatible = "ibm,mcmal-460ex", "ibm,mcmal2"; dcr-reg = <180 62>; num-tx-chans = <2>; num-rx-chans = <10>; #address-cells = <0>; #size-cells = <0>; interrupt-parent = <&UIC2>; interrupts = < /*TXEOB*/ 6 4 /*RXEOB*/ 7 4 /*SERR*/ 3 4 /*TXDE*/ 4 4 /*RXDE*/ 5 4>; }; POB0: opb { compatible = "ibm,opb-460ex", "ibm,opb"; #address-cells = <1>; #size-cells = <1>; ranges = ; clock-frequency = <0>; /* Filled in by U-Boot */ EBC0: ebc { compatible = "ibm,ebc-460ex", "ibm,ebc"; dcr-reg = <012 2>; #address-cells = <2>; #size-cells = <1>; clock-frequency = <0>; /* Filled in by U-Boot */ /* ranges property is supplied by U-Boot */ interrupts = <6 4>; interrupt-parent = <&UIC1>; nor_flash@0,0 { compatible = "amd,s29gl512n", "cfi-flash"; bank-width = <2>; reg = <0 000000 4000000>; #address-cells = <1>; #size-cells = <1>; partition@0 { label = "kernel"; reg = <0 1e0000>; }; partition@1e0000 { label = "dtb"; reg = <1e0000 20000>; }; partition@200000 { label = "ramdisk"; reg = <200000 1400000>; }; partition@1600000 { label = "jffs2"; reg = <1600000 400000>; }; partition@1a00000 { label = "user"; reg = <1a00000 2560000>; }; partition@3f60000 { label = "env"; reg = <3f60000 40000>; }; partition@3fa0000 { label = "u-boot"; reg = <3fa0000 60000>; }; }; }; UART0: serial@ef600300 { device_type = "serial"; compatible = "ns16550"; reg = ; virtual-reg = ; clock-frequency = <0>; /* Filled in by U-Boot */ current-speed = <0>; /* Filled in by U-Boot */ interrupt-parent = <&UIC1>; interrupts = <1 4>; }; UART1: serial@ef600400 { device_type = "serial"; compatible = "ns16550"; reg = ; virtual-reg = ; clock-frequency = <0>; /* Filled in by U-Boot */ current-speed = <0>; /* Filled in by U-Boot */ interrupt-parent = <&UIC0>; interrupts = <1 4>; }; UART2: serial@ef600500 { device_type = "serial"; compatible = "ns16550"; reg = ; virtual-reg = ; clock-frequency = <0>; /* Filled in by U-Boot */ current-speed = <0>; /* Filled in by U-Boot */ interrupt-parent = <&UIC1>; interrupts = <1d 4>; }; UART3: serial@ef600600 { device_type = "serial"; compatible = "ns16550"; reg = ; virtual-reg = ; clock-frequency = <0>; /* Filled in by U-Boot */ current-speed = <0>; /* Filled in by U-Boot */ interrupt-parent = <&UIC1>; interrupts = <1e 4>; }; IIC0: i2c@ef600700 { compatible = "ibm,iic-460ex", "ibm,iic"; reg = ; interrupt-parent = <&UIC0>; interrupts = <2 4>; }; IIC1: i2c@ef600800 { compatible = "ibm,iic-460ex", "ibm,iic"; reg = ; interrupt-parent = <&UIC0>; interrupts = <3 4>; }; ZMII0: emac-zmii@ef600d00 { compatible = "ibm,zmii-460ex", "ibm,zmii"; reg = ; }; RGMII0: emac-rgmii@ef601500 { compatible = "ibm,rgmii-460ex", "ibm,rgmii"; reg = ; has-mdio; }; TAH0: emac-tah@ef601350 { compatible = "ibm,tah-460ex", "ibm,tah"; reg = ; }; TAH1: emac-tah@ef601450 { compatible = "ibm,tah-460ex", "ibm,tah"; reg = ; }; EMAC0: ethernet@ef600e00 { device_type = "network"; compatible = "ibm,emac-460ex", "ibm,emac4"; interrupt-parent = <&EMAC0>; interrupts = <0 1>; #interrupt-cells = <1>; #address-cells = <0>; #size-cells = <0>; interrupt-map = ; reg = ; local-mac-address = [000000000000]; /* Filled in by U-Boot */ mal-device = <&MAL0>; mal-tx-channel = <0>; mal-rx-channel = <0>; cell-index = <0>; max-frame-size = <2328>; rx-fifo-size = <1000>; tx-fifo-size = <800>; phy-mode = "rgmii"; phy-map = <00000000>; rgmii-device = <&RGMII0>; rgmii-channel = <0>; tah-device = <&TAH0>; tah-channel = <0>; has-inverted-stacr-oc; has-new-stacr-staopc; }; EMAC1: ethernet@ef600f00 { device_type = "network"; compatible = "ibm,emac-460ex", "ibm,emac4"; interrupt-parent = <&EMAC1>; interrupts = <0 1>; #interrupt-cells = <1>; #address-cells = <0>; #size-cells = <0>; interrupt-map = ; reg = ; local-mac-address = [000000000000]; /* Filled in by U-Boot */ mal-device = <&MAL0>; mal-tx-channel = <1>; mal-rx-channel = <8>; cell-index = <1>; max-frame-size = <2328>; rx-fifo-size = <1000>; tx-fifo-size = <800>; phy-mode = "rgmii"; phy-map = <00000000>; rgmii-device = <&RGMII0>; rgmii-channel = <1>; tah-device = <&TAH1>; tah-channel = <1>; has-inverted-stacr-oc; has-new-stacr-staopc; mdio-device = <&EMAC0>; }; }; PCIX0: pci@c0ec00000 { device_type = "pci"; #interrupt-cells = <1>; #size-cells = <2>; #address-cells = <3>; compatible = "ibm,plb-pcix-460ex", "ibm,plb-pcix"; primary; large-inbound-windows; enable-msi-hole; reg = ; /* Internal messaging registers */ /* Outbound ranges, one memory and one IO, * later cannot be changed */ ranges = <02000000 0 80000000 0000000d 80000000 0 80000000 01000000 0 00000000 0000000c 08000000 0 00010000>; /* Inbound 2GB range starting at 0 */ dma-ranges = <42000000 0 0 0 0 0 80000000>; /* This drives busses 0 to 0x3f */ bus-range = <0 3f>; /* All PCI interrupts are routed to ext IRQ 2 -> UIC1-0 */ interrupt-map-mask = <0000 0 0 0>; interrupt-map = < 0000 0 0 0 &UIC1 0 8 >; }; PCIE0: pciex@d00000000 { device_type = "pci"; #interrupt-cells = <1>; #size-cells = <2>; #address-cells = <3>; compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex"; primary; port = <0>; /* port number */ reg = ; /* Registers */ dcr-reg = <100 020>; sdr-base = <300>; /* Outbound ranges, one memory and one IO, * later cannot be changed */ ranges = <02000000 0 80000000 0000000e 00000000 0 80000000 01000000 0 00000000 0000000f 80000000 0 00010000>; /* Inbound 2GB range starting at 0 */ dma-ranges = <42000000 0 0 0 0 0 80000000>; /* This drives busses 40 to 0x7f */ bus-range = <40 7f>; /* Legacy interrupts (note the weird polarity, the bridge seems * to invert PCIe legacy interrupts). * We are de-swizzling here because the numbers are actually for * port of the root complex virtual P2P bridge. But I want * to avoid putting a node for it in the tree, so the numbers * below are basically de-swizzled numbers. * The real slot is on idsel 0, so the swizzling is 1:1 */ interrupt-map-mask = <0000 0 0 7>; interrupt-map = < 0000 0 0 1 &UIC3 c 4 /* swizzled int A */ 0000 0 0 2 &UIC3 d 4 /* swizzled int B */ 0000 0 0 3 &UIC3 e 4 /* swizzled int C */ 0000 0 0 4 &UIC3 f 4 /* swizzled int D */>; }; PCIE1: pciex@d20000000 { device_type = "pci"; #interrupt-cells = <1>; #size-cells = <2>; #address-cells = <3>; compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex"; primary; port = <1>; /* port number */ reg = ; /* Registers */ dcr-reg = <120 020>; sdr-base = <340>; /* Outbound ranges, one memory and one IO, * later cannot be changed */ ranges = <02000000 0 80000000 0000000e 80000000 0 80000000 01000000 0 00000000 0000000f 80010000 0 00010000>; /* Inbound 2GB range starting at 0 */ dma-ranges = <42000000 0 0 0 0 0 80000000>; /* This drives busses 80 to 0xbf */ bus-range = <80 bf>; /* Legacy interrupts (note the weird polarity, the bridge seems * to invert PCIe legacy interrupts). * We are de-swizzling here because the numbers are actually for * port of the root complex virtual P2P bridge. But I want * to avoid putting a node for it in the tree, so the numbers * below are basically de-swizzled numbers. * The real slot is on idsel 0, so the swizzling is 1:1 */ interrupt-map-mask = <0000 0 0 7>; interrupt-map = < 0000 0 0 1 &UIC3 10 4 /* swizzled int A */ 0000 0 0 2 &UIC3 11 4 /* swizzled int B */ 0000 0 0 3 &UIC3 12 4 /* swizzled int C */ 0000 0 0 4 &UIC3 13 4 /* swizzled int D */>; }; }; };