summaryrefslogtreecommitdiff
path: root/Documentation/devicetree/bindings/phy/fsl,imx-pcie-phy.txt
blob: 77841c4959b07bef05810bc87e1742742cbca930 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
* Freescale i.MX PCIE PHY binding

Required properties:
- compatible:	Should be "fsl,imx-pcie-phy"
- #phys-cells:	must be 0 (see phy-bindings.txt in this directory)
- reg:		The base address and length of the registers
- clocks:	Phandles to the clocks for each clock listed in clock-names
- clock-names:	Must contain "phy"
- ext_osc:	Specify the reference clock source. 1: external oscilltor is
  used as PCIe reference clock. 0: internal PLL is used.
- power-domains: Phandle to the power domain that the device is part of

Example:
	pcie_phy: pcie-phy@32f00000 {
		compatible = "fsl,imx8mp-pcie-phy";
		reg = <0x0 0x32f00000 0x0 0x10000>;
		clocks = <&clk IMX8MP_CLK_PCIE_PHY>;
		clock-names = "phy";
		assigned-clocks = <&clk IMX8MP_CLK_PCIE_PHY>;
		assigned-clock-parents = <&clk IMX8MP_CLK_24M>;
		#phy-cells = <0>;
		power-domains = <&pcie_pd>;
		status = "disabled";
	};