summaryrefslogtreecommitdiff
path: root/arch/arm/mach-tegra/pci.c
blob: c4ced311e2232f92d08ffb43b9ad7606341ef116 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
/*
 *  arch/arm/mach-tegra/pci.c
 *
 *  PCIe host controller driver for TEGRA(2) SOCs
 *
 * Copyright (c) 2008-2009, NVIDIA Corporation.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along
 * with this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
 */

//#define DEBUG
//#define VERBOSE_DEBUG


#include <linux/kernel.h>
#include <linux/pci.h>
#include <asm/mach/pci.h>
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/delay.h>

#include <mach/pci.h>
#include <mach/nvrm_linux.h>

#include "nvrm_pmu.h"
#include "nvodm_query_discovery.h"
#include "nvrm_power.h"
#include "nvrm_interrupt.h"


void __iomem * volatile pci_tegra_regs;
static bool pci_tegra_device_attached = false;
static unsigned int pci_tegra_powerid;

static int __init pcie_tegra_init(void);

static void __init pci_tegra_preinit(void);
static int __init pci_tegra_setup(int nr, struct pci_sys_data *data);
static struct pci_bus __init *pci_tegra_scan_bus(int nr,
	struct pci_sys_data *sys);

static int pci_tegra_read_conf(struct pci_bus *bus, u32 devfn,
	int where, int size, u32 *val);
static int pci_tegra_read_conf(struct pci_bus *bus, u32 devfn,
	int where, int size, u32 *val);

static int __init pcie_tegra_init(void);

static void pci_tegra_setup_translations(void);
static irqreturn_t pci_tegra_isr(int irq, void *arg);
static bool pci_tegra_check_rp(int rp);

unsigned long pci_tegra_get_base(char *aperture)
{
	if (!strcmp(aperture, "mem"))
		return TEGRA_PCIE_BASE +
			PCIE_NON_PREFETCH_MEMORY_OFFSET;
	else if (!strcmp(aperture, "io"))
		return TEGRA_PCIE_BASE +
			PCIE_DOWNSTREAM_IO_OFFSET;
	else
		return (unsigned long)-1;
}

static int pci_tegra_read_conf(struct pci_bus *bus, u32 devfn,
	int where, int size, u32 *val)
{
	int i;
	u32 v;
	int rp;

	pr_debug("Issuing read conf: bus %d, devfn 0x%x, where 0x%x size %d\n",
		bus->number, devfn, where, size);

	if (!pci_tegra_device_attached) goto fail;
	if (where > 4096) goto fail;

	/* Root port config registers are directly mapped in different
	 * aperture - not same as the config registers for devices on the PCI
	 * bus
	 */
	if (pci_tegra_is_rp(bus->number, &rp))  {
		/* Root port is just one bridge! */
		if (devfn != 0) goto fail;
		v = pci_tegra_rp_readl(where & ~3, rp);
	} else  {
		void __iomem *addr;

		/* Root is only attached to one device/bridge */
		if (bus->number == 1 && PCI_SLOT(devfn) != 0) goto fail;
		addr = pci_tegra_config_addr(bus->number, devfn, where & ~3);
		v = readl(addr);
	}

	switch (size) {
	case 1:
		if (where & 2) v >>= 16;
		if (where & 1) v >>= 8;
		v &= 0xff;
		break;
	case 2:
		if (where & 2) v >>= 16;
		v &= 0xffff;
		break;
	case 4:
		break;
	default:
		/* If the PCI stack is sane, we should not get here */
		BUG();
	}
	*val = v;

	pr_debug("   Value = 0x%x\n", v);

	return PCIBIOS_SUCCESSFUL;
fail:
	for (i=0; i<size; i++)
		((__u8 *)val)[i] = 0xff;
	return PCIBIOS_SUCCESSFUL;
}

static int pci_tegra_write_conf(struct pci_bus *bus, u32 devfn,
	int where, int size, u32 val)
{
	void __iomem *addr;
	int rp;
	u32 temp;

	pr_debug("Issuing write conf: bus %d, devfn 0x%x, "
		"where 0x%x size %d value = 0x%x\n",
		bus->number, devfn, where, size, val);

	if (!pci_tegra_device_attached) goto fail;

	if (where > 4096) goto fail;

	/* Root port config registers are directly mapped in different
	 * aperture - not same as the config registers for devices on the PCI
	 * bus.
	 */
	if (pci_tegra_is_rp(bus->number, &rp))  {
		/* Root port is just one bridge! */
		if (devfn != 0) goto fail;
		addr = pci_tegra_regs;
		if (rp == 0) addr += NV_PCIE_AXI_RP_T0C0_OFFSET;
		if (rp == 1) addr += NV_PCIE_AXI_RP_T0C1_OFFSET;
		addr += where;
	} else  {
		/* Root is only attached to one device/bridge */
		if (bus->number == 1 && PCI_SLOT(devfn) != 0) goto fail;

		addr = pci_tegra_config_addr(bus->number, devfn, where);
	}

	switch (size) {
	case 1:
		temp = readl((u32)addr & ~0x3);
		temp &= ~(0xff << ((where & 0x3) * 8));
		temp |= val << ((where & 0x3) * 8);
		writel(temp, (u32)addr & ~0x3);
		break;
	case 2:
		temp = readl((u32)addr & ~0x3);
		temp &= ~(0xffff << ((where & 0x3) * 8));
		temp |= val << ((where & 0x3) * 8);
		writel(temp, (u32)addr & ~0x3);
		break;
	case 4:
		writel(val, addr);
		break;
	default:
		/* If the PCI stack is sane, we should not get here */
		BUG();
	}
fail:
	return PCIBIOS_SUCCESSFUL;
}

static struct pci_ops pci_tegra_ops = {
	.read	= pci_tegra_read_conf,
	.write	= pci_tegra_write_conf,
};

static void __init pci_tegra_preinit(void)
{
	pcibios_setup("firmware");
}

static int __init pci_tegra_setup(int nr, struct pci_sys_data *data)
{
	u32 volatile reg;
	unsigned int irq;

	if (nr != 0) return 0;

	if (NvRmSetModuleTristate(s_hRmGlobal,
		NVRM_MODULE_ID(NvRmPrivModuleID_Pcie, 0), NV_FALSE)
		!= NvSuccess) {
		/* No valid Pinmux for PCIe? */
		return 0;
	}

	pci_tegra_regs = ioremap_nocache(TEGRA_PCIE_BASE,
		PCI_TEGRA_IOMAPPED_REG_APERTURE_SIZE);
	if (pci_tegra_regs == NULL) {
		pr_err("pci_tegra_setup: Failed to map the PCI/AFI regs\n");
		return 0;
	}

	if (NvRmPowerRegister(s_hRmGlobal, 0, &pci_tegra_powerid) != NvSuccess)
		goto fail;

	if (NvRmPowerVoltageControl(s_hRmGlobal, NvRmPrivModuleID_Pcie,
		pci_tegra_powerid, NvRmVoltsUnspecified, NvRmVoltsUnspecified,
		NULL, 0, NULL) != NvSuccess)
		goto fail;

	if (NvRmPowerModuleClockControl(s_hRmGlobal, NvRmPrivModuleID_Pcie,
		pci_tegra_powerid, NV_TRUE) != NvSuccess)
		goto fail;

	NvRmModuleReset(s_hRmGlobal, NvRmPrivModuleID_Afi);
	NvRmModuleReset(s_hRmGlobal, NvRmPrivModuleID_Pcie);
	NvRmModuleResetWithHold(s_hRmGlobal, NvRmPrivModuleID_PcieXclk,
		NV_TRUE);

	/* Enable slot clock and pulse the reset signals */
	reg = pci_tegra_afi_readl(AFI_PEX0_CTRL_0);
	reg = NV_FLD_SET_DRF_NUM(AFI, PEX0_CTRL, PEX0_REFCLK_EN, 1, reg);
	pci_tegra_afi_writel(reg, AFI_PEX0_CTRL_0);
	reg  = NV_FLD_SET_DRF_NUM(AFI, PEX0_CTRL, PEX0_RST_L, 0, reg);
	pci_tegra_afi_writel(reg, AFI_PEX0_CTRL_0);

	reg = pci_tegra_afi_readl(AFI_PEX1_CTRL_0);
	reg = NV_FLD_SET_DRF_NUM(AFI, PEX1_CTRL, PEX1_REFCLK_EN, 1, reg);
	pci_tegra_afi_writel(reg, AFI_PEX1_CTRL_0);
	reg  = NV_FLD_SET_DRF_NUM(AFI, PEX1_CTRL, PEX1_RST_L, 0, reg);
	pci_tegra_afi_writel(reg, AFI_PEX1_CTRL_0);

	msleep(100);

	reg = pci_tegra_afi_readl(AFI_PEX0_CTRL_0);
	reg  = NV_FLD_SET_DRF_NUM(AFI, PEX0_CTRL, PEX0_RST_L, 1, reg);
	pci_tegra_afi_writel(reg, AFI_PEX0_CTRL_0);

	reg = pci_tegra_afi_readl(AFI_PEX1_CTRL_0);
	reg  = NV_FLD_SET_DRF_NUM(AFI, PEX1_CTRL, PEX1_RST_L, 1, reg);
	pci_tegra_afi_writel(reg, AFI_PEX1_CTRL_0);

	/* Validate by reading the ROOT port IDs that we are infact working on
	 * the TEGRA root port */
	reg = pci_tegra_rp_readl(NV_PROJ__PCIE2_RP_DEV_ID, 0);
	BUG_ON((NVPCIE_DRF_VAL(RP, DEV_ID, VENDOR_ID, reg)) !=
		NV_PROJ__PCIE2_RP_DEV_ID_VENDOR_ID_NVIDIA);
	reg = pci_tegra_rp_readl(NV_PROJ__PCIE2_RP_DEV_ID, 1);
	BUG_ON((NVPCIE_DRF_VAL(RP, DEV_ID, VENDOR_ID, reg)) !=
		NV_PROJ__PCIE2_RP_DEV_ID_VENDOR_ID_NVIDIA);

	/* Enable dual controller and both ports*/
	reg = pci_tegra_afi_readl(AFI_PCIE_CONFIG_0);
	reg = NV_FLD_SET_DRF_NUM(AFI, PCIE_CONFIG, PCIEC0_DISABLE_DEVICE, 0,
		reg);
	reg = NV_FLD_SET_DRF_NUM(AFI, PCIE_CONFIG, SM2TMS0_XBAR_CONFIG, 1,
		reg);
	reg = NV_FLD_SET_DRF_NUM(AFI, PCIE_CONFIG, PCIEC1_DISABLE_DEVICE, 0,
		reg);
	pci_tegra_afi_writel(reg, AFI_PCIE_CONFIG_0);

	reg = pci_tegra_afi_readl(AFI_FUSE_0);
	reg = NV_FLD_SET_DRF_NUM(AFI, FUSE, FUSE_PCIE_T0_GEN2_DIS, 0, reg);
	pci_tegra_afi_writel(reg, AFI_FUSE_0);

	/* Initialze AP20 internal PHY */
	/* ENABLE up to 16 PCIE lanes */
	pci_tegra_pads_writel(0x0, NV_PROJ__PCIE2_PADS_CTL_SEL_1);

	/* override IDDQ to 1 on all 4 lanes */
	reg = pci_tegra_pads_reedl(NV_PROJ__PCIE2_PADS_CTL_1);
	reg = NVPCIE_FLD_SET_DRF_NUM(PADS, CTL_1, IDDQ_1L, 1, reg);
	pci_tegra_pads_writel(reg, NV_PROJ__PCIE2_PADS_CTL_1);

	/* set up PHY PLL inputs select PLLE output as refclock */
	reg = pci_tegra_pads_reedl(NV_PROJ__PCIE2_PADS_PLL_CTL1);
	reg = NVPCIE_FLD_SET_DRF_NUM(PADS, PLL_CTL1, PLL_REFCLK_SEL,
		NV_PROJ__PCIE2_PADS_PLL_CTL1_PLL_REFCLK_SEL_INTERNAL_CML, reg);

	/* set TX ref sel to div10 (not div5) */
	reg = NVPCIE_FLD_SET_DRF_NUM(PADS, PLL_CTL1, PLL_TXCLKREF_SEL,
		NV_PROJ__PCIE2_PADS_PLL_CTL1_PLL_TXCLKREF_SEL_DIV10, reg);
	pci_tegra_pads_writel(reg, NV_PROJ__PCIE2_PADS_PLL_CTL1);

	/* take PLL out of reset  */
	reg = pci_tegra_pads_reedl(NV_PROJ__PCIE2_PADS_PLL_CTL1);
	reg = NVPCIE_FLD_SET_DRF_NUM(PADS, PLL_CTL1, PLL_RST_B4SM,
		NV_PROJ__PCIE2_PADS_PLL_CTL1_PLL_RST_B4SM_DEASSERT, reg);
	pci_tegra_pads_writel(reg, NV_PROJ__PCIE2_PADS_PLL_CTL1);

	/* Hack, set the clock voltage to the DEFAULT provided by hw folks.
	 * This doesn't exist in the documentation
	 * */
	reg = 0xFA5CFA5C;
	pci_tegra_pads_writel(reg, 0xc8);

	/* Wait for the PLL to lock */
	reg = pci_tegra_pads_reedl(NV_PROJ__PCIE2_PADS_PLL_CTL1);
	while (NVPCIE_DRF_VAL(PADS, PLL_CTL1, PLL_LOCKDET, reg)
		!= NV_PROJ__PCIE2_PADS_PLL_CTL1_PLL_LOCKDET_LOCKED)
	{
		reg = pci_tegra_pads_reedl(NV_PROJ__PCIE2_PADS_PLL_CTL1);
	}

	/* turn off IDDQ override */
	reg = pci_tegra_pads_reedl(NV_PROJ__PCIE2_PADS_CTL_1);
	reg = NVPCIE_FLD_SET_DRF_NUM(PADS, CTL_1, IDDQ_1L, 0, reg);
	pci_tegra_pads_writel(reg, NV_PROJ__PCIE2_PADS_CTL_1);

	/* ENABLE TX/RX data */
	reg = pci_tegra_pads_reedl(NV_PROJ__PCIE2_PADS_CTL_1);
	reg = NVPCIE_FLD_SET_DRF_NUM(PADS, CTL_1, TX_DATA_EN_1L,
		NV_PROJ__PCIE2_PADS_CTL_1_TX_DATA_EN_1L_ENABLE, reg);
	reg = NVPCIE_FLD_SET_DRF_NUM(PADS, CTL_1, RX_DATA_EN_1L,
		NV_PROJ__PCIE2_PADS_CTL_1_RX_DATA_EN_1L_ENABLE, reg);
	pci_tegra_pads_writel(reg, NV_PROJ__PCIE2_PADS_CTL_1);

	irq = tegra_get_module_inst_irq("pcie", 0, 0);
	BUG_ON(irq == NO_IRQ);
	if (request_irq(irq, pci_tegra_isr, IRQF_SHARED, "PCIE", s_hRmGlobal))
	{
		pr_err("pci_tegra_setup: Cannot register the IRQ %d\n", irq);
	}
	set_irq_flags(irq, IRQF_VALID);

	/* setup the AFI address translations */
	pci_tegra_setup_translations();

	/* Take the PCIe interface module out of reset to start the PCIe
	 * training  sequence */
	NvRmModuleResetWithHold(s_hRmGlobal, NvRmPrivModuleID_PcieXclk,
		NV_FALSE);

	/* Finally enable PCIe */
	reg = pci_tegra_afi_readl(AFI_CONFIGURATION_0);
	reg = reg | AFI_CONFIGURATION_0_EN_FPCI_DEFAULT_MASK;
	pci_tegra_afi_writel(reg, AFI_CONFIGURATION_0);

	if (!pci_tegra_check_rp(0) && !pci_tegra_check_rp(1)) {
		pci_tegra_device_attached = false;
		NvRmPowerVoltageControl(s_hRmGlobal, NvRmPrivModuleID_Pcie,
			pci_tegra_powerid, NvRmVoltsOff, NvRmVoltsOff, NULL,
			0, NULL);
		NvRmPowerModuleClockControl(s_hRmGlobal, NvRmPrivModuleID_Pcie,
			pci_tegra_powerid, NV_FALSE);
		pci_tegra_power(0);
		return 0;
	}
	pci_tegra_device_attached = true;

	/* Enable PCIe interrupts */
	reg = 0;
	reg |= NV_DRF_NUM(AFI, AFI_INTR_ENABLE, EN_INI_SLVERR, 1);
	reg |= NV_DRF_NUM(AFI, AFI_INTR_ENABLE, EN_INI_DECERR, 1);
	reg |= NV_DRF_NUM(AFI, AFI_INTR_ENABLE, EN_TGT_SLVERR, 1);
	reg |= NV_DRF_NUM(AFI, AFI_INTR_ENABLE, EN_TGT_DECERR, 1);
	reg |= NV_DRF_NUM(AFI, AFI_INTR_ENABLE, EN_TGT_WRERR, 1);
	reg |= NV_DRF_NUM(AFI, AFI_INTR_ENABLE, EN_DFPCI_DECERR, 1);
	pci_tegra_afi_writel(reg, AFI_AFI_INTR_ENABLE_0);
	pci_tegra_afi_writel(0xffffffff, AFI_SM_INTR_ENABLE_0);

	reg = 0;
	reg |= NV_DRF_NUM(AFI, INTR_MASK, INT_MASK, 1);
	/* FIXME: No MSI for now */
	reg |= NV_DRF_NUM(AFI, INTR_MASK, MSI_MASK, 0);
	pci_tegra_afi_writel(reg, AFI_INTR_MASK_0);

	pci_tegra_enumerate();

	pr_err("pci_tegra_setup: Successfull\n");
	return 1;
fail:
	pr_err("pci_tegra_setup: failed\n");
	return 0;
}

static struct pci_bus __init *pci_tegra_scan_bus(int nr,
	struct pci_sys_data *sys)
{
	if (nr == 0)
		return pci_scan_bus(sys->busnr, &pci_tegra_ops, sys);

	return NULL;
}

static struct hw_pci pci_tegra_data __initdata = {
	.nr_controllers		= 2,
	.preinit		= pci_tegra_preinit,
	.setup			= pci_tegra_setup,
	.scan			= pci_tegra_scan_bus,
	.swizzle		= pci_std_swizzle,
};

late_initcall(pcie_tegra_init);

static int __init pcie_tegra_init(void)
{
	pci_common_init(&pci_tegra_data);
	return 0;
}

/*
 *  PCIe support functions
 */

static void pci_tegra_setup_translations(void)
{
	u32 fpci_bar;
	u32 size;
	u32 axi_address;

	/* Bar 0: Config Bar */
	fpci_bar = ((u32)0xfdff << 16);
	size = PCIE_CONFIG_SIZE;
	axi_address = TEGRA_PCIE_BASE + PCIE_CONFIG_OFFSET;
	pci_tegra_afi_writel(axi_address, AFI_AXI_BAR0_START_0);
	pci_tegra_afi_writel(size>>12, AFI_AXI_BAR0_SZ_0);
	pci_tegra_afi_writel(fpci_bar, AFI_FPCI_BAR0_0);

	/* Bar 1: Extended config Bar */
	fpci_bar = ((u32)0xfe1 << 20);
	size = PCIE_EXTENDED_CONFIG_SIZE;
	axi_address = TEGRA_PCIE_BASE + PCIE_EXTENDED_CONFIG_OFFSET;
	pci_tegra_afi_writel(axi_address, AFI_AXI_BAR1_START_0);
	pci_tegra_afi_writel(size >>12, AFI_AXI_BAR1_SZ_0);
	pci_tegra_afi_writel(fpci_bar, AFI_FPCI_BAR1_0);

	/* Bar 2: Downstream IO bar */
	fpci_bar = ((__u32)0xfdfc << 16);
	size = PCIE_DOWNSTREAM_IO_SIZE;
	axi_address = TEGRA_PCIE_BASE + PCIE_DOWNSTREAM_IO_OFFSET;
	pci_tegra_afi_writel(axi_address, AFI_AXI_BAR2_START_0);
	pci_tegra_afi_writel(size>>12, AFI_AXI_BAR2_SZ_0);
	pci_tegra_afi_writel(fpci_bar, AFI_FPCI_BAR2_0);

	/* Bar 3: Pre-fetchable memory BAR */
	/* Bits 39:12 of 40 bit FPCI address goes to bits 31:4 */
	fpci_bar = (((FPCI_PREFETCH_MEMORY_OFFSET >> 12) & 0x0FFFFFFF) << 4);
	fpci_bar |= 0x1;
	size = PCIE_PREFETCH_MEMORY_SIZE;
	axi_address = TEGRA_PCIE_BASE + PCIE_PREFETCH_MEMORY_OFFSET;
	pci_tegra_afi_writel(axi_address, AFI_AXI_BAR3_START_0);
	pci_tegra_afi_writel(size >> 12, AFI_AXI_BAR3_SZ_0);
	pci_tegra_afi_writel(fpci_bar, AFI_FPCI_BAR3_0);

	/* Bar 4: Non pre-fetchable memory BAR */
	/* Bits 39:12 of 40 bit FPCI address goes to bits 31:4 */
	fpci_bar = (((FPCI_NON_PREFETCH_MEMORY_OFFSET >> 12)
		& 0x0FFFFFFF) << 4);
	fpci_bar |= 0x1;
	size = PCIE_NON_PREFETCH_MEMORY_SIZE;
	axi_address = TEGRA_PCIE_BASE
		+ PCIE_NON_PREFETCH_MEMORY_OFFSET;
	pci_tegra_afi_writel(axi_address, AFI_AXI_BAR4_START_0);
	pci_tegra_afi_writel(size >> 12, AFI_AXI_BAR4_SZ_0);
	pci_tegra_afi_writel(fpci_bar, AFI_FPCI_BAR4_0);

	/* Bar 5: NULL out the remaining BAR as it is not used */
	fpci_bar = 0;
	size = 0;
	axi_address = 0;
	pci_tegra_afi_writel(axi_address, AFI_AXI_BAR5_START_0);
	pci_tegra_afi_writel(size >> 12, AFI_AXI_BAR5_SZ_0);
	pci_tegra_afi_writel(fpci_bar, AFI_FPCI_BAR5_0);

	/* map all upstream transactions as uncached */
	pci_tegra_afi_writel(FPCI_SYSTEM_MEMORY_OFFSET, AFI_CACHE_BAR0_ST_0);
	pci_tegra_afi_writel(0, AFI_CACHE_BAR0_SZ_0);
	pci_tegra_afi_writel(0, AFI_CACHE_BAR1_ST_0);
	pci_tegra_afi_writel(0, AFI_CACHE_BAR1_SZ_0);

	/* Map MSI bar */
	pci_tegra_afi_writel(0, AFI_MSI_FPCI_BAR_ST_0);
	pci_tegra_afi_writel(0, AFI_MSI_BAR_SZ_0);
	pci_tegra_afi_writel(0, AFI_MSI_AXI_BAR_ST_0);
	pci_tegra_afi_writel(0, AFI_MSI_BAR_SZ_0);
}

static irqreturn_t pci_tegra_isr(int irq, void *arg)
{
	u32 intr_info, intr_extended_info;
	irqreturn_t ret = IRQ_HANDLED;

	intr_info = pci_tegra_afi_readl(AFI_INTR_CODE_0);
	intr_info = NV_DRF_VAL(AFI, INTR_CODE, INT_CODE, intr_info);
	intr_extended_info = pci_tegra_afi_readl(AFI_INTR_SIGNATURE_0);

	/* pr_err("+pci_tegra_isr\n"); */

	switch (intr_info) {
	case 6: /* legacy */
		ret = IRQ_NONE;
		break;
	case 1: /* SLVERR */
		pr_err("pci_tegra_isr: AXI slave error\n");
		break;
	case 2: /* DECERR */
		pr_err("pci_tegra_isr: AXI decode error\n");
		break;
	case 3: /* PCIE target abort */
		pr_err("pci_tegra_isr: Target abort\n");
		break;
	case 4: /* PCIE master abort */
		/* Don't print this, as this error is a common error during
		 * enumeration.
		 */
		/* pr_err("pci_tegra_isr: Master abort\n"); */
		break;
	case 5: /* Bufferable write to non-posted write */
		pr_err("pci_tegra_isr: Invalid write"
			" - Bufferable write to non-posted region\n");
		break;
	case 7: /* Response address mapping error */
		pr_err("pci_tegra_isr: Response decoding error \n");
		break;
	case 8: /* Response address mapping error */
		pr_err("pci_tegra_isr: AXI response decoding error\n");
		break;
	case 9: /* PCIE timeout */
		pr_err("pci_tegra_isr: Transcation timeout\n");
		break;
	default:
		pr_err("pci_tegra_isr: Unknown interrupt\n");
		break;
	}

	/* Clear the interrupt code register to sample the next interrupt */
	pci_tegra_afi_writel(0, AFI_INTR_CODE_0);

	/* pr_err("-pci_tegra_isr\n"); */
	return ret;
}


/*
 *	FIXME: If there are no PCIe cards attached, then calling this function
 *	can result in the increase of the bootup time as there are big timeout
 *	loops.
 */
static bool pci_tegra_check_rp(int rp)
{
#define PCI_TEGRA_LINKUP_TIMEOUT	50 /* i.e .2 seconds */
	u32 reg;
	int retry_count = 0;
	int loop_counter;

	BUG_ON(rp != 0 && rp != 1);
retry:
	if (retry_count > 1 ) {
		pr_err("pci_tegra_check_rp: RP %d Failed\n", rp);
		return false;
	}

	if (retry_count != 0) {
		u32 offset;

		/* Reset before retrying again. */
		if (rp == 0) offset = AFI_PEX0_CTRL_0;
		if (rp == 1) offset = AFI_PEX1_CTRL_0;

		BUG_ON(AFI_PEX0_CTRL_0_PEX0_RST_L_SHIFT !=
			AFI_PEX1_CTRL_0_PEX1_RST_L_SHIFT);

		/* Pulse the PEX reset */
		reg = pci_tegra_afi_readl(offset);
		reg  = NV_FLD_SET_DRF_NUM(AFI, PEX0_CTRL, PEX0_RST_L, 1, reg);
		pci_tegra_afi_writel(reg, offset);

		msleep(100);

		reg = pci_tegra_afi_readl(offset);
		reg  = NV_FLD_SET_DRF_NUM(AFI, PEX0_CTRL, PEX0_RST_L, 0, reg);
		pci_tegra_afi_writel(reg, offset);
	}

	loop_counter = PCI_TEGRA_LINKUP_TIMEOUT;

	reg = pci_tegra_rp_readl(NV_PROJ__PCIE2_RP_VEND_XP, rp);
	while (loop_counter && (NVPCIE_DRF_VAL(RP, VEND_XP, DL_UP, reg)!= 1)) {
		msleep(1);
		reg = pci_tegra_rp_readl(NV_PROJ__PCIE2_RP_VEND_XP, rp);
		loop_counter --;
	}

	if (!loop_counter)  {
		retry_count++;
		pr_err("pci_tegra_check_rp: "
			"RP %d LINK is not up...retrying...\n", rp);
		goto retry;
	}

	loop_counter = PCI_TEGRA_LINKUP_TIMEOUT;

	reg = pci_tegra_rp_readl(NV_PROJ__PCIE2_RP_LINK_CONTROL_STATUS, rp);
	reg = NVPCIE_DRF_VAL(RP, LINK_CONTROL_STATUS, LINKSTAT, reg);
	while (loop_counter && ((reg & 0x2000) != 0x2000)) {
		msleep(1);
		reg = pci_tegra_rp_readl(NV_PROJ__PCIE2_RP_LINK_CONTROL_STATUS,
			rp);
		reg = NVPCIE_DRF_VAL(RP, LINK_CONTROL_STATUS, LINKSTAT, reg);
		pr_err("pci_tegra_check_rp: "
			"RP %d LINK status 0x%x...retrying...\n", rp, reg);
		loop_counter --;
	}

	if (!loop_counter)  {
		retry_count++;
		goto retry;
	}

	pr_info("pci_tegra_check_rp: RP %d success\n", rp);
	return true;
}